www.pudn.com > MyFCS1.zip > CPU_MyFCS3.ptf.pre_generation_ptf, change:2014-06-10,size:62095b


SYSTEM CPU_MyFCS3 
{ 
   #  
   # Generated by: com.altera.sopcmodel.ensemble.EnsembleGeneratePTF 
   # Date: 2014.06.10.21:37:20 
   #  
   #    clock_source "clk_0" 
   #    altera_nios2 "EP2C8" 
   #    altera_avalon_new_sdram_controller "sdram" 
   #    altera_avalon_uart "uart" 
   #    altera_avalon_epcs_flash_controller "epcs" 
   #    altera_avalon_timer "TIM2" 
   #    altera_avalon_timer "watchdog" 
   #    altera_avalon_pio "SCL" 
   #    altera_avalon_pio "SDA" 
   #    altera_avalon_pio "LED" 
   #    altera_avalon_timer "TIM1" 
   #  
   #    Contains 28 connections. 
   #  
   System_Wizard_Version = "8.0"; 
   Builder_Application = "sopc_builder_ca"; 
   #. values for Builder_Application are: 
   #.    sopc_builder_preview --> 6.1p, 7.0p prerelease versions 
   #.    sopc_builder_ca      --> 7.1 and later 
   #.    (missing) --> 6.0 or earlier 
   WIZARD_SCRIPT_ARGUMENTS  
   { 
      hdl_language = "verilog"; 
      device_family = "CYCLONEII"; 
      device_family_id = "CYCLONEII"; 
      generate_sdk = "0"; 
      do_build_sim = "0"; 
      hardcopy_compatible = "0"; 
      CLOCKS  
      { 
         CLOCK clk_0 
         { 
            frequency = "50000000"; 
            source = "External"; 
            Is_Clock_Source = "0"; 
            display_name = "clk_0"; 
            pipeline = "0"; 
            clock_module_connection_point_for_c2h = "clk_0.clk"; 
         } 
      } 
   } 
   MODULE EP2C8 
   { 
      MASTER instruction_master 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT i_address 
            { 
               type = "address"; 
               width = "27"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT i_read 
            { 
               type = "read"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT i_readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT i_readdatavalid 
            { 
               type = "readdatavalid"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT i_waitrequest 
            { 
               type = "waitrequest"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_resetrequest 
            { 
               type = "resetrequest"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "avalon"; 
            Is_Asynchronous = "0"; 
            DBS_Big_Endian = "0"; 
            Adapts_To = ""; 
            Do_Stream_Reads = "0"; 
            Do_Stream_Writes = "0"; 
            Max_Address_Width = "32"; 
            Data_Width = "32"; 
            Address_Width = "27"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            Is_Instruction_Master = "1"; 
         } 
         MEMORY_MAP  
         { 
            Entry EP2C8/jtag_debug_module 
            { 
               address = "0x00001000"; 
               span = "0x00000800"; 
               is_bridge = "0"; 
            } 
            Entry sdram/s1 
            { 
               address = "0x04000000"; 
               span = "0x02000000"; 
               is_bridge = "0"; 
            } 
            Entry epcs/epcs_control_port 
            { 
               address = "0x00000000"; 
               span = "0x00000800"; 
               is_bridge = "0"; 
            } 
         } 
      } 
      MASTER custom_instruction_master 
      { 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "nios_custom_instruction"; 
            Data_Width = "32"; 
            Address_Width = "8"; 
            Is_Custom_Instruction = "1"; 
            Is_Enabled = "0"; 
            Max_Address_Width = "8"; 
         } 
         PORT_WIRING  
         { 
            PORT dataa 
            { 
               type = "dataa"; 
               width = "32"; 
               direction = "output"; 
            } 
            PORT datab 
            { 
               type = "datab"; 
               width = "32"; 
               direction = "output"; 
            } 
            PORT result 
            { 
               type = "result"; 
               width = "32"; 
               direction = "input"; 
            } 
            PORT clk_en 
            { 
               type = "clk_en"; 
               width = "1"; 
               direction = "output"; 
            } 
            PORT reset 
            { 
               type = "reset"; 
               width = "1"; 
               direction = "output"; 
            } 
            PORT start 
            { 
               type = "start"; 
               width = "1"; 
               direction = "output"; 
            } 
            PORT done 
            { 
               type = "done"; 
               width = "1"; 
               direction = "input"; 
            } 
            PORT n 
            { 
               type = "n"; 
               width = "8"; 
               direction = "output"; 
            } 
            PORT a 
            { 
               type = "a"; 
               width = "5"; 
               direction = "output"; 
            } 
            PORT b 
            { 
               type = "b"; 
               width = "5"; 
               direction = "output"; 
            } 
            PORT c 
            { 
               type = "c"; 
               width = "5"; 
               direction = "output"; 
            } 
            PORT readra 
            { 
               type = "readra"; 
               width = "1"; 
               direction = "output"; 
            } 
            PORT readrb 
            { 
               type = "readrb"; 
               width = "1"; 
               direction = "output"; 
            } 
            PORT writerc 
            { 
               type = "writerc"; 
               width = "1"; 
               direction = "output"; 
            } 
         } 
      } 
      SLAVE jtag_debug_module 
      { 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "dynamic"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Address_Span = "2048"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "1"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "32"; 
            Address_Width = "9"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            Accepts_External_Connections = "1"; 
            Requires_Internal_Connections = ""; 
            MASTERED_BY EP2C8/instruction_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001000"; 
            } 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001000"; 
            } 
            Base_Address = "0x00001000"; 
         } 
         PORT_WIRING  
         { 
            PORT jtag_debug_module_address 
            { 
               type = "address"; 
               width = "9"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_begintransfer 
            { 
               type = "begintransfer"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_byteenable 
            { 
               type = "byteenable"; 
               width = "4"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_debugaccess 
            { 
               type = "debugaccess"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_select 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_write 
            { 
               type = "write"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_writedata 
            { 
               type = "writedata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
         } 
      } 
      MASTER data_master 
      { 
         SYSTEM_BUILDER_INFO  
         { 
            Has_IRQ = "1"; 
            Irq_Scheme = "individual_requests"; 
            Bus_Type = "avalon"; 
            Is_Asynchronous = "0"; 
            DBS_Big_Endian = "0"; 
            Adapts_To = ""; 
            Do_Stream_Reads = "0"; 
            Do_Stream_Writes = "0"; 
            Max_Address_Width = "32"; 
            Data_Width = "32"; 
            Address_Width = "27"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            Is_Data_Master = "1"; 
         } 
         PORT_WIRING  
         { 
            PORT d_irq 
            { 
               type = "irq"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT d_address 
            { 
               type = "address"; 
               width = "27"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT d_byteenable 
            { 
               type = "byteenable"; 
               width = "4"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT d_read 
            { 
               type = "read"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT d_readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT d_readdatavalid 
            { 
               type = "readdatavalid"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT d_waitrequest 
            { 
               type = "waitrequest"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT d_write 
            { 
               type = "write"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT d_writedata 
            { 
               type = "writedata"; 
               width = "32"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT jtag_debug_module_debugaccess_to_roms 
            { 
               type = "debugaccess"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         MEMORY_MAP  
         { 
            Entry EP2C8/jtag_debug_module 
            { 
               address = "0x00001000"; 
               span = "0x00000800"; 
               is_bridge = "0"; 
            } 
            Entry sdram/s1 
            { 
               address = "0x04000000"; 
               span = "0x02000000"; 
               is_bridge = "0"; 
            } 
            Entry uart/s1 
            { 
               address = "0x00001800"; 
               span = "0x00000020"; 
               is_bridge = "0"; 
            } 
            Entry epcs/epcs_control_port 
            { 
               address = "0x00000000"; 
               span = "0x00000800"; 
               is_bridge = "0"; 
            } 
            Entry TIM2/s1 
            { 
               address = "0x00001820"; 
               span = "0x00000020"; 
               is_bridge = "0"; 
            } 
            Entry watchdog/s1 
            { 
               address = "0x00001840"; 
               span = "0x00000020"; 
               is_bridge = "0"; 
            } 
            Entry SCL/s1 
            { 
               address = "0x00001880"; 
               span = "0x00000010"; 
               is_bridge = "0"; 
            } 
            Entry SDA/s1 
            { 
               address = "0x00001890"; 
               span = "0x00000010"; 
               is_bridge = "0"; 
            } 
            Entry LED/s1 
            { 
               address = "0x000018a0"; 
               span = "0x00000010"; 
               is_bridge = "0"; 
            } 
            Entry TIM1/s1 
            { 
               address = "0x00001860"; 
               span = "0x00000020"; 
               is_bridge = "0"; 
            } 
         } 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         cache_has_dcache = "0"; 
         cache_dcache_size = "0"; 
         cache_dcache_line_size = "0"; 
         cache_dcache_bursts = "0"; 
         cache_dcache_ram_block_type = "AUTO"; 
         num_tightly_coupled_data_masters = "0"; 
         gui_num_tightly_coupled_data_masters = "0"; 
         gui_include_tightly_coupled_data_masters = "0"; 
         gui_omit_avalon_data_master = "0"; 
         cache_has_icache = "1"; 
         cache_icache_size = "4096"; 
         cache_icache_line_size = "32"; 
         cache_icache_ram_block_type = "AUTO"; 
         cache_icache_bursts = "0"; 
         num_tightly_coupled_instruction_masters = "0"; 
         gui_num_tightly_coupled_instruction_masters = "0"; 
         gui_include_tightly_coupled_instruction_masters = "0"; 
         debug_level = "2"; 
         include_oci = "1"; 
         oci_num_xbrk = "0"; 
         oci_num_dbrk = "0"; 
         oci_dbrk_trace = "0"; 
         oci_dbrk_pairs = "0"; 
         oci_onchip_trace = "0"; 
         oci_offchip_trace = "0"; 
         oci_data_trace = "0"; 
         include_third_party_debug_port = "0"; 
         oci_trace_addr_width = "7"; 
         oci_debugreq_signals = "0"; 
         oci_trigger_arming = "1"; 
         oci_embedded_pll = "0"; 
         oci_assign_jtag_instance_id = "0"; 
         oci_jtag_instance_id = "0"; 
         oci_num_pm = "0"; 
         oci_pm_width = "32"; 
         performance_counters_present = "0"; 
         performance_counters_width = "32"; 
         always_encrypt = "1"; 
         debug_simgen = "0"; 
         activate_model_checker = "0"; 
         activate_test_end_checker = "0"; 
         activate_trace = "1"; 
         activate_monitors = "1"; 
         clear_x_bits_ld_non_bypass = "1"; 
         bit_31_bypass_dcache = "1"; 
         hdl_sim_caches_cleared = "1"; 
         hbreak_test = "0"; 
         allow_full_address_range = "0"; 
         extra_exc_info = "0"; 
         branch_prediction_type = "Dynamic"; 
         bht_ptr_sz = "8"; 
         bht_index_pc_only = "0"; 
         gui_branch_prediction_type = "Automatic"; 
         full_waveform_signals = "0"; 
         export_pcb = "0"; 
         big_endian = "0"; 
         avalon_debug_port_present = "0"; 
         illegal_instructions_trap = "0"; 
         illegal_memory_access_detection = "0"; 
         illegal_mem_exc = "0"; 
         slave_access_error_exc = "0"; 
         division_error_exc = "0"; 
         eic_present = "0"; 
         num_shadow_reg_sets = "0"; 
         gui_mmu_present = "0"; 
         mmu_present = "0"; 
         process_id_num_bits = "8"; 
         tlb_ptr_sz = "7"; 
         tlb_num_ways = "16"; 
         udtlb_num_entries = "6"; 
         uitlb_num_entries = "4"; 
         fast_tlb_miss_exc_slave = ""; 
         fast_tlb_miss_exc_offset = "0x00000000"; 
         mpu_present = "0"; 
         mpu_num_data_regions = "8"; 
         mpu_num_inst_regions = "8"; 
         mpu_min_data_region_size_log2 = "12"; 
         mpu_min_inst_region_size_log2 = "12"; 
         mpu_use_limit = "0"; 
         hardware_divide_present = "0"; 
         gui_hardware_divide_setting = "0"; 
         hardware_multiply_present = "1"; 
         hardware_multiply_impl = "embedded_mul"; 
         shift_rot_impl = "fast_le_shift"; 
         gui_hardware_multiply_setting = "embedded_mul_fast_le_shift"; 
         reset_slave = "epcs/epcs_control_port"; 
         break_slave = "EP2C8/jtag_debug_module"; 
         exc_slave = "sdram/s1"; 
         reset_offset = "0x00000000"; 
         break_offset = "0x00000020"; 
         exc_offset = "0x00000020"; 
         cpu_reset = "0"; 
         CPU_Implementation = "fast"; 
         cpu_selection = "f"; 
         device_family_id = "CYCLONEII"; 
         address_stall_present = "1"; 
         dsp_block_supports_shift = "0"; 
         mrams_present = "0"; 
         cpuid_value = "0"; 
         dont_overwrite_cpuid = "1"; 
         allow_legacy_sdk = "1"; 
         legacy_sdk_support = "1"; 
         inst_addr_width = "27"; 
         data_addr_width = "27"; 
      } 
      class = "altera_nios2"; 
      class_version = "11.0"; 
      SYSTEM_BUILDER_INFO  
      { 
         Is_Enabled = "1"; 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
   } 
   MODULE sdram 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT az_addr 
            { 
               type = "address"; 
               width = "24"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT az_be_n 
            { 
               type = "byteenable_n"; 
               width = "2"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT az_cs 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT az_data 
            { 
               type = "writedata"; 
               width = "16"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT az_rd_n 
            { 
               type = "read_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT az_wr_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT za_data 
            { 
               type = "readdata"; 
               width = "16"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT za_valid 
            { 
               type = "readdatavalid"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT za_waitrequest 
            { 
               type = "waitrequest"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "avalon"; 
            Read_Wait_States = "peripheral_controlled"; 
            Write_Wait_States = "peripheral_controlled"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "dynamic"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Address_Span = "33554432"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "1"; 
            Maximum_Pending_Read_Transactions = "7"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "16"; 
            Address_Width = "24"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/instruction_master 
            { 
               priority = "1"; 
               Offset_Address = "0x04000000"; 
            } 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x04000000"; 
            } 
            Base_Address = "0x04000000"; 
         } 
      } 
      PORT_WIRING  
      { 
         PORT zs_addr 
         { 
            type = "export"; 
            width = "13"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_ba 
         { 
            type = "export"; 
            width = "2"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_cas_n 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_cke 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_cs_n 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_dq 
         { 
            type = "export"; 
            width = "16"; 
            direction = "inout"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_dqm 
         { 
            type = "export"; 
            width = "2"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_ras_n 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
         PORT zs_we_n 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
      } 
      iss_model_name = "altera_memory"; 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         register_data_in = "1"; 
         sim_model_base = "0"; 
         sdram_data_width = "16"; 
         sdram_addr_width = "13"; 
         sdram_row_width = "13"; 
         sdram_col_width = "9"; 
         sdram_num_chipselects = "1"; 
         sdram_num_banks = "4"; 
         refresh_period = "15.625"; 
         powerup_delay = "100.0"; 
         cas_latency = "3"; 
         t_rfc = "70.0"; 
         t_rp = "20.0"; 
         t_mrd = "3"; 
         t_rcd = "20.0"; 
         t_ac = "5.5"; 
         t_wr = "14.0"; 
         init_refresh_commands = "2"; 
         init_nop_delay = "0.0"; 
         shared_data = "0"; 
         sdram_bank_width = "2"; 
         tristate_bridge_slave = ""; 
      } 
      SIMULATION  
      { 
         DISPLAY  
         { 
            SIGNAL a 
            { 
               name = "az_addr"; 
               radix = "hexadecimal"; 
            } 
            SIGNAL b 
            { 
               name = "az_be_n"; 
            } 
            SIGNAL c 
            { 
               name = "az_cs"; 
            } 
            SIGNAL d 
            { 
               name = "az_data"; 
               radix = "hexadecimal"; 
            } 
            SIGNAL e 
            { 
               name = "az_rd_n"; 
            } 
            SIGNAL f 
            { 
               name = "az_wr_n"; 
            } 
            SIGNAL h 
            { 
               name = "za_data"; 
               radix = "hexadecimal"; 
            } 
            SIGNAL i 
            { 
               name = "za_valid"; 
            } 
            SIGNAL j 
            { 
               name = "za_waitrequest"; 
            } 
            SIGNAL l 
            { 
               name = "CODE"; 
               radix = "ascii"; 
            } 
         } 
      } 
      SYSTEM_BUILDER_INFO  
      { 
         Instantiate_In_System_Module = "1"; 
         Is_Enabled = "1"; 
         Default_Module_Name = "sdram"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      class = "altera_avalon_new_sdram_controller"; 
      class_version = "11.0"; 
   } 
   MODULE uart 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT irq 
            { 
               type = "irq"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "3"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT begintransfer 
            { 
               type = "begintransfer"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT read_n 
            { 
               type = "read_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "16"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "16"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT dataavailable 
            { 
               type = "dataavailable"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT readyfordata 
            { 
               type = "readyfordata"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Has_IRQ = "1"; 
            Bus_Type = "avalon"; 
            Write_Wait_States = "1cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "1"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "16"; 
            Address_Width = "3"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001800"; 
            } 
            IRQ_MASTER EP2C8/data_master 
            { 
               IRQ_Number = "2"; 
            } 
            Base_Address = "0x00001800"; 
         } 
      } 
      PORT_WIRING  
      { 
         PORT rxd 
         { 
            type = "export"; 
            width = "1"; 
            direction = "input"; 
            Is_Enabled = "1"; 
         } 
         PORT txd 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
      } 
      class = "altera_avalon_uart"; 
      class_version = "11.0"; 
      iss_model_name = "altera_avalon_uart"; 
      SYSTEM_BUILDER_INFO  
      { 
         Instantiate_In_System_Module = "1"; 
         Is_Enabled = "1"; 
         Iss_Launch_Telnet = "0"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         View  
         { 
            Settings_Summary = "8-bit UART with 115,200 baud, <br>1 stop bits and None parity"; 
            Is_Collapsed = "1"; 
         } 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      SIMULATION  
      { 
         DISPLAY  
         { 
            SIGNAL a 
            { 
               name = "  Bus Interface"; 
               format = "Divider"; 
            } 
            SIGNAL b 
            { 
               name = "chipselect"; 
            } 
            SIGNAL c 
            { 
               name = "address"; 
               radix = "hexadecimal"; 
            } 
            SIGNAL d 
            { 
               name = "writedata"; 
               radix = "hexadecimal"; 
            } 
            SIGNAL e 
            { 
               name = "readdata"; 
               radix = "hexadecimal"; 
            } 
            SIGNAL f 
            { 
               name = "  Internals"; 
               format = "Divider"; 
            } 
            SIGNAL g 
            { 
               name = "tx_ready"; 
            } 
            SIGNAL h 
            { 
               name = "tx_data"; 
               radix = "ascii"; 
            } 
            SIGNAL i 
            { 
               name = "rx_char_ready"; 
            } 
            SIGNAL j 
            { 
               name = "rx_data"; 
               radix = "ascii"; 
            } 
         } 
         INTERACTIVE_OUT log 
         { 
            enable = "0"; 
            file = "_log_module.txt"; 
            radix = "ascii"; 
            signals = "temp,list"; 
            exe = "perl -- tail-f.pl"; 
         } 
         INTERACTIVE_IN drive 
         { 
            enable = "0"; 
            file = "_input_data_stream.dat"; 
            mutex = "_input_data_mutex.dat"; 
            log = "_in.log"; 
            rate = "100"; 
            signals = "temp,list"; 
            exe = "perl -- uart.pl"; 
         } 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         baud = "115200"; 
         data_bits = "8"; 
         fixed_baud = "0"; 
         parity = "N"; 
         stop_bits = "1"; 
         sync_reg_depth = "2"; 
         use_cts_rts = "0"; 
         use_eop_register = "0"; 
         sim_true_baud = "0"; 
         sim_char_stream = ""; 
         relativepath = "1"; 
      } 
   } 
   MODULE epcs 
   { 
      SLAVE epcs_control_port 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT irq 
            { 
               type = "irq"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "9"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT dataavailable 
            { 
               type = "dataavailable"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT endofpacket 
            { 
               type = "endofpacket"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT read_n 
            { 
               type = "read_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT readyfordata 
            { 
               type = "readyfordata"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Has_IRQ = "1"; 
            Bus_Type = "avalon"; 
            Write_Wait_States = "1cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "dynamic"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "1"; 
            Address_Span = "2048"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "1"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "1"; 
            Data_Width = "32"; 
            Address_Width = "9"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/instruction_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00000000"; 
            } 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00000000"; 
            } 
            IRQ_MASTER EP2C8/data_master 
            { 
               IRQ_Number = "1"; 
            } 
            Base_Address = "0x00000000"; 
         } 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         databits = "8"; 
         targetclock = "20"; 
         clockunits = "MHz"; 
         clockmult = "1000000"; 
         numslaves = "1"; 
         ismaster = "1"; 
         clockpolarity = "0"; 
         clockphase = "0"; 
         lsbfirst = "0"; 
         extradelay = "0"; 
         targetssdelay = "100"; 
         delayunits = "us"; 
         delaymult = "1e-06"; 
         prefix = "epcs_"; 
         register_offset = "0x200"; 
         ignore_legacy_check = "1"; 
         use_asmi_atom = "1"; 
      } 
      class = "altera_avalon_epcs_flash_controller"; 
      class_version = "11.0"; 
      SYSTEM_BUILDER_INFO  
      { 
         Is_Enabled = "1"; 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
   } 
   MODULE TIM2 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT irq 
            { 
               type = "irq"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "3"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "16"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "16"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Has_IRQ = "1"; 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "16"; 
            Address_Width = "3"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001820"; 
            } 
            IRQ_MASTER EP2C8/data_master 
            { 
               IRQ_Number = "4"; 
            } 
            Base_Address = "0x00001820"; 
         } 
      } 
      class = "altera_avalon_timer"; 
      class_version = "11.0"; 
      iss_model_name = "altera_avalon_timer"; 
      SYSTEM_BUILDER_INFO  
      { 
         Instantiate_In_System_Module = "1"; 
         Is_Enabled = "1"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         View  
         { 
            Settings_Summary = "Timer with 1 ms timeout period."; 
            Is_Collapsed = "1"; 
         } 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         always_run = "0"; 
         fixed_period = "0"; 
         snapshot = "1"; 
         period = "1"; 
         period_units = "ms"; 
         reset_output = "0"; 
         timeout_pulse_output = "0"; 
         load_value = "49999"; 
         counter_size = "32"; 
         mult = "0.0010"; 
         ticks_per_sec = "1000"; 
      } 
   } 
   MODULE watchdog 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT irq 
            { 
               type = "irq"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "3"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "16"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "16"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT resetrequest 
            { 
               type = "resetrequest"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Has_IRQ = "1"; 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "16"; 
            Address_Width = "3"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001840"; 
            } 
            IRQ_MASTER EP2C8/data_master 
            { 
               IRQ_Number = "0"; 
            } 
            Base_Address = "0x00001840"; 
         } 
      } 
      class = "altera_avalon_timer"; 
      class_version = "11.0"; 
      iss_model_name = "altera_avalon_timer"; 
      SYSTEM_BUILDER_INFO  
      { 
         Instantiate_In_System_Module = "1"; 
         Is_Enabled = "1"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         View  
         { 
            Settings_Summary = "Timer with 40 ms timeout period."; 
            Is_Collapsed = "1"; 
         } 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         always_run = "1"; 
         fixed_period = "1"; 
         snapshot = "0"; 
         period = "40"; 
         period_units = "ms"; 
         reset_output = "1"; 
         timeout_pulse_output = "0"; 
         load_value = "1999999"; 
         counter_size = "32"; 
         mult = "0.0010"; 
         ticks_per_sec = "25"; 
      } 
   } 
   MODULE SCL 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "2"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "32"; 
            Address_Width = "2"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001880"; 
            } 
            Base_Address = "0x00001880"; 
         } 
      } 
      PORT_WIRING  
      { 
         PORT out_port 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
      } 
      class = "altera_avalon_pio"; 
      class_version = "11.0"; 
      SYSTEM_BUILDER_INFO  
      { 
         Is_Enabled = "1"; 
         Instantiate_In_System_Module = "1"; 
         Wire_Test_Bench_Values = "1"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         Do_Test_Bench_Wiring = "0"; 
         Driven_Sim_Value = "0"; 
         has_tri = "0"; 
         has_out = "1"; 
         has_in = "0"; 
         capture = "0"; 
         Data_Width = "1"; 
         reset_value = "0"; 
         edge_type = "NONE"; 
         irq_type = "NONE"; 
         bit_clearing_edge_register = "0"; 
         bit_modifying_output_register = "0"; 
      } 
   } 
   MODULE SDA 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "2"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "32"; 
            Address_Width = "2"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001890"; 
            } 
            Base_Address = "0x00001890"; 
         } 
      } 
      PORT_WIRING  
      { 
         PORT bidir_port 
         { 
            type = "export"; 
            width = "1"; 
            direction = "inout"; 
            Is_Enabled = "1"; 
         } 
      } 
      class = "altera_avalon_pio"; 
      class_version = "11.0"; 
      SYSTEM_BUILDER_INFO  
      { 
         Is_Enabled = "1"; 
         Instantiate_In_System_Module = "1"; 
         Wire_Test_Bench_Values = "1"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         Do_Test_Bench_Wiring = "0"; 
         Driven_Sim_Value = "0"; 
         has_tri = "1"; 
         has_out = "0"; 
         has_in = "0"; 
         capture = "0"; 
         Data_Width = "1"; 
         reset_value = "0"; 
         edge_type = "NONE"; 
         irq_type = "NONE"; 
         bit_clearing_edge_register = "0"; 
         bit_modifying_output_register = "0"; 
      } 
   } 
   MODULE LED 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "2"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "32"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "32"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "32"; 
            Address_Width = "2"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x000018a0"; 
            } 
            Base_Address = "0x000018a0"; 
         } 
      } 
      PORT_WIRING  
      { 
         PORT out_port 
         { 
            type = "export"; 
            width = "1"; 
            direction = "output"; 
            Is_Enabled = "1"; 
         } 
      } 
      class = "altera_avalon_pio"; 
      class_version = "11.0"; 
      SYSTEM_BUILDER_INFO  
      { 
         Is_Enabled = "1"; 
         Instantiate_In_System_Module = "1"; 
         Wire_Test_Bench_Values = "1"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         Do_Test_Bench_Wiring = "0"; 
         Driven_Sim_Value = "0"; 
         has_tri = "0"; 
         has_out = "1"; 
         has_in = "0"; 
         capture = "0"; 
         Data_Width = "1"; 
         reset_value = "0"; 
         edge_type = "NONE"; 
         irq_type = "NONE"; 
         bit_clearing_edge_register = "0"; 
         bit_modifying_output_register = "0"; 
      } 
   } 
   MODULE TIM1 
   { 
      SLAVE s1 
      { 
         PORT_WIRING  
         { 
            PORT clk 
            { 
               type = "clk"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT reset_n 
            { 
               type = "reset_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT irq 
            { 
               type = "irq"; 
               width = "1"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT address 
            { 
               type = "address"; 
               width = "3"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT writedata 
            { 
               type = "writedata"; 
               width = "16"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT readdata 
            { 
               type = "readdata"; 
               width = "16"; 
               direction = "output"; 
               Is_Enabled = "1"; 
            } 
            PORT chipselect 
            { 
               type = "chipselect"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
            PORT write_n 
            { 
               type = "write_n"; 
               width = "1"; 
               direction = "input"; 
               Is_Enabled = "1"; 
            } 
         } 
         SYSTEM_BUILDER_INFO  
         { 
            Has_IRQ = "1"; 
            Bus_Type = "avalon"; 
            Write_Wait_States = "0cycles"; 
            Read_Wait_States = "1cycles"; 
            Hold_Time = "0cycles"; 
            Setup_Time = "0cycles"; 
            Is_Printable_Device = "0"; 
            Address_Alignment = "native"; 
            Well_Behaved_Waitrequest = "0"; 
            Is_Nonvolatile_Storage = "0"; 
            Read_Latency = "0"; 
            Is_Memory_Device = "0"; 
            Maximum_Pending_Read_Transactions = "0"; 
            Minimum_Uninterrupted_Run_Length = "1"; 
            Accepts_Internal_Connections = "1"; 
            Write_Latency = "0"; 
            Is_Flash = "0"; 
            Data_Width = "16"; 
            Address_Width = "3"; 
            Maximum_Burst_Size = "1"; 
            Register_Incoming_Signals = "0"; 
            Register_Outgoing_Signals = "0"; 
            Interleave_Bursts = "0"; 
            Linewrap_Bursts = "0"; 
            Burst_On_Burst_Boundaries_Only = "0"; 
            Always_Burst_Max_Burst = "0"; 
            Is_Big_Endian = "0"; 
            Is_Enabled = "1"; 
            MASTERED_BY EP2C8/data_master 
            { 
               priority = "1"; 
               Offset_Address = "0x00001860"; 
            } 
            IRQ_MASTER EP2C8/data_master 
            { 
               IRQ_Number = "3"; 
            } 
            Base_Address = "0x00001860"; 
         } 
      } 
      class = "altera_avalon_timer"; 
      class_version = "11.0"; 
      iss_model_name = "altera_avalon_timer"; 
      SYSTEM_BUILDER_INFO  
      { 
         Instantiate_In_System_Module = "1"; 
         Is_Enabled = "1"; 
         Top_Level_Ports_Are_Enumerated = "1"; 
         View  
         { 
            Settings_Summary = "Timer with 1 ms timeout period."; 
            Is_Collapsed = "1"; 
         } 
         Clock_Source = "clk_0"; 
         Has_Clock = "1"; 
      } 
      WIZARD_SCRIPT_ARGUMENTS  
      { 
         always_run = "0"; 
         fixed_period = "0"; 
         snapshot = "1"; 
         period = "1"; 
         period_units = "ms"; 
         reset_output = "0"; 
         timeout_pulse_output = "0"; 
         load_value = "49999"; 
         counter_size = "32"; 
         mult = "0.0010"; 
         ticks_per_sec = "1000"; 
      } 
   } 
}