Summary

The Tri-Mode Ethernet MAC (TEMAC) UltraController-II module is a minimal footprint, embedded network processing engine based on the PowerPC™ 405 (PPC405) processor core and the TEMAC core embedded within a Virtex™-4 FX Platform FPGA. The TEMAC UltraController-II module connects to an external PHY through Gigabit Media Independent Interface (GMII) and Management Data Input/Output (MDIO) interfaces and supports tri-mode (10/100/1000 Mb/s) Ethernet. Software running from the processor cache reads and writes through an On-Chip Memory (OCM) interface to two FIFOs that act as buffers between the different clock domains of the PPC405 OCM and the TEMAC.

The TEMAC UltraController-II module uses minimal resources: one PPC405, one TEMAC, two Virtex-4 FIFOs, 20 slice flip-flops, and 18 look-up tables (LUTs). Because of the minimal footprint design, a greater number of FPGA logic resources remain available to the user.

The xapp807.zip file includes software with a web server demonstration to initialize the TEMAC and to receive and send frames. A web server application running on top of the uIP TCP/IP stack demonstrates the software drivers. The accompanying reference design includes VHDL, Verilog, and C source code. The software and hardware for this reference design was developed and tested using a Xilinx ML403 embedded system development platform. [Ref 1]

Introduction

The TEMAC UltraController-II module provides a simple way to receive and send Ethernet frames. It utilizes a modified version of the UltraController-II design and a TEMAC controller module, as shown in Figure 1.
Required Hardware/Tools

- Xilinx ML403 development board
- Xilinx ISE 8.1i (Service Pack 2)
- Xilinx Platform Studio 8.1i (Service Pack 1)

TEMAC UltraController-II Features

- Supports 10/100/1000 Mb/s network link rates
- Performs auto-negotiation of a network link
- Supports full-duplex operations
- Supplies a Device Control Register (DCR) interface to the TEMAC for configuration
- Uses a simple software driver
- Utilizes minimal logic resources

The design consists of an embedded TEMAC, embedded processor, and minimal glue logic. The glue logic includes the following:

- A receive (RX) Virtex-4 FIFO to buffer inbound frames from the TEMAC to the PPC405
- A transmit (TX) Virtex-4 FIFO to buffer outbound frames from the PPC405 to the TEMAC
- Control logic to handle read and write operations on the FIFOs

The reference design C code includes functions to:

- Initialize the TEMAC and perform auto-negotiation of the network link
- Receive frames from the RX FIFO
- Send frames to the TX FIFO

All software runs from the 16 KB instruction-side and 16 KB data-side cache memory of the PPC405.

Data Flow

Figure 2 is a high-level block diagram that shows the flow of data through the TEMAC UltraController-II module. The numbers in the diagram correspond to the numbered descriptions that follow.

1. The external PHY receives a frame from the network.
2. The PHY processes the frame and sends it to the TEMAC through the GMII interface.
3. The TEMAC processes the received frame and passes it to the RX FIFO.
4. The RX FIFO buffers the received frame, synchronizes the different clock domains of the PPC405 and TEMAC, and allows the PPC405 to read the frame.
5. The PPC405 reads the inbound frame, processes it, and writes an outbound frame to the TX FIFO.

6. The TX FIFO buffers outbound frames and synchronizes the different clock domains of the PPC405 and TEMAC.

7. When the logic in the fabric detects that a frame has been written into the TX FIFO, it reads the TX FIFO and sends the frame to the TEMAC.

8. The TEMAC processes the data and sends the frame to the external PHY through the GMII interface.

9. The PHY sends the frame to the network.

**Hardware Overview**

Figure 3 is a simplified block diagram showing the logic within the TEMAC UltraController-II black-box design. It does not show the buffers, clocks, and registers that are used to buffer the inputs and outputs of the TEMAC block.

**PPC405**

The PPC405 is instantiated within the UltraController-II module. It uses data-side OCM (DSOCM) and instruction-side OCM (ISOCM) signals to transfer data between the FIFOs. The PPC405 block's DCR EMAC signals directly connect to the TEMAC block to enable the DCR interface between the TEMAC and PPC405. The PHY interrupt is sourced from the external interrupt port to trigger an interrupt whenever a change in the link is detected by the PHY.

**TEMAC**

The TEMAC block is initialized in temac_controller.v (.vhdl). It consists of a GMII and MDIO interface to the PHY, a DCR interface to the PPC405, and other signals that interface to the TX FIFO and RX FIFO. The temac_controller.v (.vhdl) file also instantiates a DCM to generate a 125-MHz gtx_clk signal for the TEMAC. For more on TEMAC clocking, refer to UG074. [Ref 2]
## Signal Descriptions

Table 1 lists the TEMAC UltraController-II signals.

### Table 1: TEMAC UltraController-II Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>rx_bad_frame</td>
<td>An output of the TEMAC that is asserted for one clock cycle after a frame has been transmitted on rx_data indicating the transmitted frame is corrupt.</td>
</tr>
<tr>
<td>rx_clk</td>
<td>The TEMAC receive clock.</td>
</tr>
<tr>
<td>rx_data[7:0]</td>
<td>The data bus from the TEMAC to the RX FIFO.</td>
</tr>
<tr>
<td>rx_fifo_full</td>
<td>A signal from the RX FIFO to the PPC405 (through BRAMDSOCMRDBUS) that indicates if RX FIFO is overflowing and needs to reset.</td>
</tr>
<tr>
<td>rx_fifo_rden</td>
<td>The RX FIFO read enable signal that is connected to DSOCMRDADDRVALID of the PPC405 block.</td>
</tr>
<tr>
<td>rx_fifo_rdderr</td>
<td>A signal from the RX FIFO to the PPC405 (through BRAMDSOCMRDBUS) that indicates whether the PPC405 was reading from an empty RX FIFO.</td>
</tr>
<tr>
<td>rx_fifo_rst</td>
<td>A signal from the PPC405 (through ISOCMBRAMWRDBUS) that resets the RX FIFO when it is overflowing.</td>
</tr>
<tr>
<td>rx_fifo_wren</td>
<td>The RX FIFO write enable signal that is asserted when rx_valid, rx_good_frame, or rx_bad_frame signals are asserted, enabling the valid rx_data[7:0] to be written.</td>
</tr>
<tr>
<td>rx_good_frame</td>
<td>An output of the TEMAC that is asserted for one clock cycle after a frame has been transmitted on rx_data indicating that the transmitted frame is good.</td>
</tr>
<tr>
<td>rx_valid</td>
<td>An output of the TEMAC that indicates there is valid data on rx_data[7:0].</td>
</tr>
<tr>
<td>tx_ack</td>
<td>A signal from TEMAC that is asserted for one clock cycle after tx_valid is asserted and the first byte of the frame is read by TEMAC. It acknowledges to the TX FIFO that TEMAC is ready to read the rest of the frames.</td>
</tr>
<tr>
<td>tx_clk</td>
<td>The TEMAC transmit clock.</td>
</tr>
<tr>
<td>tx_data[7:0]</td>
<td>The data bus from the TX FIFO to the TEMAC.</td>
</tr>
<tr>
<td>tx_fifo_empty</td>
<td>An output of the TX FIFO that is used by the TX FIFO RD logic to prevent it from reading TX FIFO when its empty.</td>
</tr>
<tr>
<td>tx_fifo_full</td>
<td>An output of the TX FIFO that halts the PPC405 when the TX FIFO is full to prevent overflow.</td>
</tr>
<tr>
<td>tx_fifo_lock_n</td>
<td>A signal from the PPC405 (through ISOCMBRAMWRDBUS) that indicates to the TX FIFO that it should not start reading a new frame because the PPC405 is current writing a frame to TX FIFO. It deasserts when PPC405 is writing to the TX FIFO.</td>
</tr>
<tr>
<td>tx_fifo_rden</td>
<td>An input to TX FIFO from the TX FIFO RD logic block that enables the TEMAC to read a frame from the TX FIFO to the TEMAC.</td>
</tr>
<tr>
<td>tx_fifo_wren</td>
<td>An output of the TX FIFO that is connected to the DSCOMWRADDVALID port of the PPC405 block.</td>
</tr>
<tr>
<td>tx_valid</td>
<td>A signal to the TEMAC indicating that rx_data[7:0] is a valid byte in a frame.</td>
</tr>
</tbody>
</table>

## Web Server Application

This application note uses a web server demonstration based on a uIP TCP/IP stack. An implementation of the TCP/IP protocol stack, uIP is intended for small 8-bit and 16-bit microcontrollers. It provides the necessary protocols for Internet communication, with a very small code footprint and RAM requirements. The uIP code size is on the order of a few kilobytes, and RAM usage is on the order of a few hundred bytes. [Ref 3]
Software Functions and Routines

This section explains how the software interfaces with the hardware block through a few functions and routines. Some hardware details are also included to illustrate why software routines are written this way. All software routines covered in this section are located in the xapp807.zip file at sw/standalone/src/ethernet/emin.c. A file containing more generic routines for reference is located at sw/standalone/src/ethernet/original_emac.c.

Initialization

The tapdev_init() initialization function must be called in the beginning of a C program before calling any other functions or routines. This function first initializes exception handlers in order for interrupts to work. It then sets TEMAC registers accordingly through the DCR interface, enabling auto-negotiation and interrupts, and waits for an interrupt from the PHY to indicate an active network link.

Interrupt

The Ext_Exception_Handler() and configure_emac() interrupt functions must be included in the software. These two functions are called when an interrupt from the PHY is asserted. A PHY interrupt indicates that a connection has been established, changed, or shut down. These functions set the speed for the TEMAC accordingly.

Note: The EMAC registers are accessed through the DCR buses from the PPC405. Although the DCR buses are not connected in VHDL or Verilog files, they are connected through hard connections within the FPGA.

Receiving a Frame

In hardware, a 9-bit x 2k RX FIFO is used to buffer the inbound frame. Figure 4 shows the timing between the TEMAC and the RX FIFO.

![Figure 4: RX Timing](image)

Table 2 shows how the rx_valid signal and rx_data[7:0] bus from the TEMAC are written into the RX FIFO.

<table>
<thead>
<tr>
<th>DIP 0</th>
<th>DI 7</th>
<th>DI 6</th>
<th>DI 5</th>
<th>DI 4</th>
<th>DI 3</th>
<th>DI 2</th>
<th>DI 1</th>
<th>DI 0</th>
</tr>
</thead>
</table>

To receive a frame:

1. The rx_valid signal is asserted when there is valid data on the rx_data[7:0] bus from the TEMAC.
2. The rx_good_frame and rx_bad_frame signals are asserted for one clock cycle after a frame has been transmitted on rx_data[7:0].

3. The rx_fifo_wren signal is asserted when rx_valid, rx_good_frame, or rx_bad_frame signals are asserted. This writes all the valid rx_data[7:0] and, at the end, a value of all zeros into the RX FIFO. A falling edge on rx_valid in software, therefore, indicates the end of a frame. The design does not differentiate a good frame from a bad frame in the fabric, thus it relies on the software to check whether the frame is corrupt.

The software can read from the RX FIFO at any time during its execution using the following instruction:

```c
input = lwz(FIFOPORT);
```

The `lwz()` function in xpseudo_asm.h is used to read from the OCM. FIFOPORT is the address map for the OCM port. This function allows the user to read the current data in the RX FIFO and all the other signals on the BRAMDSOCMRDBUS. DSOCMRDADDRVALID on the PPC405 block is asserted automatically when the `input = lwz(FIFOPORT)` instruction is executed.

The following routine reads the frame in the RX FIFO into an array specified by `uip_buf[]` and returns the length of the frame.

```c
int tapdev_read(){
    Xuint32 input;
    u16_t x, time_out=0;
    do {
        if(time_out>65530){return 0;}  // The webserver application requires the routine to timeout and return 0 when there is no frame in RX FIFO for a long time
        x=0;                             // Initialize frame byte counter
        time_out++;                      // Increment the time out counter whenever there are no frames to read in RX FIFO
        do {
            input = lwz(FIFOPORT);        // This is the loop to read a frame
            uip_buf[x] = (u8_t)(input & RX_DATA_FILTER); // get the data portion of input
            if (!(input & RX_EMPTY_FILTER)) {x++;}     // increment the byte counter if PPC were not reading from an empty RX FIFO
        } while (((input & RX_VALID_FILTER) || (input & RX_EMPTY_FILTER&& x!=0)) && (!(input & RX_FULL_FILTER)));     // stop looping if no frame is in RX FIFO, or if RX FIFO is full, or if RX VALID is not high anymore indicating end of a frame
        if ((input & RX_FULL_FILTER))    // If RX FIFO was full
            {reset_rx_fifo();}          // Reset the RX FIFO
        } while ((input & RX_FULL_FILTER) || (x==0));    // Loop again if RX FIFO was full or if RX FIFO did not have a frame to be read
        return (x-1);                       // Return the length of the frame
    }

If the network traffic is received at a faster rate than the rate at which frames are retrieved from the RX FIFO, the RX FIFO overflows. Upon overflow, the software resets the RX FIFO and frames are lost. If the RX FIFO is reset in the middle of writing a frame, then the next frame that the software retrieves will not be complete. This design relies on the uIP TCP/IP stack to resend lost frames. A checksum discards incomplete frames. Table 5, page 13 shows how resetting the RX FIFO is affected by different utilization levels of the bandwidth.

**Sending a Frame**

In hardware, a 9-bit x 2k TX FIFO is used to buffer the outbound frame. Figure 5, page 7 shows the timing between the TEMAC and the TX FIFO.
Table 3 shows the TX FIFO storage map. The DI of TX FIFO is connected to the DSOCMBRAMWRDBUS port of the PPC405.

Table 3: TX FIFO Storage Map

<table>
<thead>
<tr>
<th>DIP 0</th>
<th>DI 7</th>
<th>DI 6</th>
<th>DI 5</th>
<th>DI 4</th>
<th>DI 3</th>
<th>DI 2</th>
<th>DI 1</th>
<th>DI 0</th>
</tr>
</thead>
</table>

To send a frame:

1. The tx_valid signal is asserted by the TX FIFO while sending a frame. It must be asserted with the first byte of the frame until tx_ack is asserted by the TEMAC.
2. When tx_ack is asserted by the TEMAC, TX FIFO must send the second byte of the frame to the TEMAC.
3. After tx_ack is asserted, the TX FIFO sends one byte on each tx_clk cycle to the TEMAC frame, asserting the tx_valid until the last byte of the frame is sent.

This application note does not detail the logic between the TX FIFO and the TEMAC, however, Figure 6 shows how the tx_fifo_rden signal is generated.

Figure 6: TX FIFO Read Logic

If the network traffic is transmitted at a faster rate than the rate at which frames are sent to the TX FIFO, the TX FIFO underflows. To prevent underflow, the user must call the lock_tx_fifo() function. With the TX FIFO locked, the TEMAC will not begin to read the
frame that the PPC405 is currently writing, thus preventing the TX FIFO from emptying in the middle of sending a frame to the TEMAC.

In software, the following instruction is used to write a byte into the TX FIFO:

```c
stw(FIFOPORT, ((Xuint32) (frame[x]) ) );
```

The `stw()` function is used to write to the OCM bus in `xpsudo_asm.h`. This function allows the PPC405 to write the value of `frame[x]` to the TX FIFO while `tx_valid` is asserted (Logic 1). To send the frame, the user must write the first byte of the frame twice. To end the frame and cause `tx_valid` to be deasserted (Logic 0), the user must write 0x00000100 twice. The user then calls `unlock_tx_fifo()` to allow the TEMAC to start reading the outbound frame.

The function used to send data in the web server demonstration is shown as below. It sends data from two buffers, `uip_buf[]` and `uip_appdata[]`, with a length of `uip_len`.

```c
void tapdev_send(){
  u16_t x, first_array, second_array;
  lock_tx_fifo(); // lock fifo so that TEMAC will not read from it while it’s writing a frame
  stw(FIFOPORT, ((Xuint32) (uip_buf[0]))); // store the first byte
  first_array = UIP_LLH_LEN + 40;            // this is the length of the first array, uip_buf[]
  second_array = uip_len - UIP_LLH_LEN-40;  // this is the length of data in the second array, uip_appdata[]
  if(uip_len > first_array) {
    for(x = 0; x < first_array; ++x) {       // send the data in the first array, uip_buf[] first
      stw(FIFOPORT, ((Xuint32) (uip_buf[x])));
    }
    for(x=0; x < second_array; ++x) {        // then send the data in the second array, uip_appdata[]
      stw(FIFOPORT, ((Xuint32) (uip_appdata[x])));
    }
  } else {                                   // if the frame is short enough to be in just the uip_buf[]
    for(x = 0; x < uip_len; ++x) {           // send the frame from just uip_buf[]
      stw(FIFOPORT, ((Xuint32) (uip_buf[x])));
    }
  }
  stw(FIFOPORT, 0x00000100);               // two dummy writes into TX FIFO with tx_valid being 0
  stw(FIFOPORT, 0x00000100);               // unlock FIFO to enable TEMAC to start reading this frame
  unlock_tx_fifo();
}
```

Table 4 lists the clocks used in the TEMAC UltraController-II module. See UG018 and UG074 listed in “References,” page 15 for additional details on clocking requirements.

### Table 4: TEMAC UltraController-II Clocking

<table>
<thead>
<tr>
<th>Clock Name</th>
<th>Default Frequency</th>
<th>Source</th>
<th>Used By</th>
<th>Permitted Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>sys_clk_in</td>
<td>100 MHz</td>
<td>Generated onboard</td>
<td>Various DCMs</td>
<td>N/A</td>
</tr>
<tr>
<td>sys_clk</td>
<td>150 MHz</td>
<td>DCM</td>
<td>TEMAC logic and OCM interface</td>
<td>100-200 MHz</td>
</tr>
<tr>
<td>proc_clk</td>
<td>300 MHz</td>
<td>DCM</td>
<td>Processor block</td>
<td>100-350 MHz</td>
</tr>
<tr>
<td>gtx_clk</td>
<td>125 MHz</td>
<td>DCM</td>
<td>TEMAC</td>
<td>Fixed</td>
</tr>
<tr>
<td>rx_clk</td>
<td>1.25 MHz @ 10 Mb/s, 12.5 MHz @ 100 Mb/s, 125 MHz @ 1000 Mb/s</td>
<td>TEMAC</td>
<td>TEMAC logic</td>
<td>N/A</td>
</tr>
</tbody>
</table>
Quick Start

This Quick Start section provides step-by-step instructions for bringing up the TEMAC UltraController-II module and for demonstrating the uIP web server application. Pregenerated files are provided in the `demos` folder if the user wishes to bypass the steps for generating binary files.

Ensure that ISE 8.1i (SP2) and EDK 8.1i (SP1) are properly installed before proceeding. Extract the xapp807.zip file to a local directory.

### Generating a Hardware Bitstream

1. In ISE, launch Project Navigator and browse to the `projnav` folder.
2. Select **File** → **Open Project** → `top_temac_example_verilog.ise`.
3. Generate a bitstream for `top_temac_example.v(.vhd)`:
   a. In the Sources in Project window, right-click `top_temac_example` to select the module.
   b. In the Processes for Source window, select **Generate Programming File** → `<right-click>` → **Rerun All**.
   c. The generated NCD file appears in the `projnav` folder.

### Generating a Software ELF in Xilinx Platform Studio

The xapp807.zip includes files for generating an ELF. The drivers adopted for the uIP application are located in `sw/standalone/src/ethernet/emac.c`. A general software driver is located in `sw/standalone/src/ethernet/emac_original.c`.

1. Launch Xilinx Platform Studio (XPS) and select **File** → **Open Project** → `temac_ultracontroller_module.xmp`.
2. Select **File** → **Open** → `sw/standalone/src/uip-0.9/unix/uipopt.h` and specify the desired IP (line 132) and MAC address (line 182) for the ML403 board.
   
   **Note:** The first three bytes of the IP address should match the IP address of the network to which the board is to be connected. The default IP is 192.168.1.4.
3. In the Applications window, right-click on the project `webserver` and select **Build project** to generate an ELF executable.

Both the hardware bitstream and software ELF file are now ready for generating an RBT or MCS file.

### Generating RBT and MCS Files

Use the `top_temac_example.ncd` file and executable ELF file and generate an RBT file or an MCS file. Refer to XAPP719 for more information on the generation of these files and cache configuration using the `USR_ACCESS_VIRTEX4` register.

---

### Table 4: TEMAC UltraController-II Clocking (Continued)

<table>
<thead>
<tr>
<th>Clock Name</th>
<th>Default Frequency</th>
<th>Source</th>
<th>Used By</th>
<th>Permitted Range</th>
</tr>
</thead>
</table>
| tx_clk     | 1.25 MHz @ 10 Mb/s  
                      12.5 MHz @ 100 Mb/s  
                      125 MHz @ 1000 Mb/s | TEMAC | TEMAC logic | N/A             |

**Notes:**

1. `sys_clk` and `proc_clk` must be integer multiples.
2. The integer multiple of the two clocks must be specified in the `uc2.v(.vhd)` module using the PPC405 ports `DSCNTLVALUE` and `ISCNTLVALUE`. For details, refer to UG018.
3. DCMs are used to generate `gtx_clk`, `sys_clk`, and `proc_clk`.
4. DCMs for `sys_clk` and `proc_clk` are instantiated in `top_temac_example.v`; the DCMs for `gtx_clk` is instantiated in `temac_controller.v`.

---

Table 4: TEMAC UltraController-II Clocking (Continued)
1. Use a command window and browse to the `generate_rbt_mcs` folder.

2. Using a command line, type:
   ```bash
   xilperl genmcs.pl ../projnav/top_temac_example.ncd ../ppc405_0/code/executable.elf demo
   ```
   This command generates two files:
   - The demo.mcs is used if programming a PROM to load the bitstream
   - The demo.rbt file is used if programming by way of a JTAG interface

**Setting Up the Board and Loading the Bitstream**

The uIP application provided with the TEMAC UltraController-II module targets a Virtex-4 ML403 board based on a Virtex-4 FX12 FPGA. The target board configures the FPGA and loads the cache in a single step.

1. Connect power to the target board.

2. Connect a Xilinx Parallel Cable IV (PC4) JTAG cable between the host computer and target board.

3. Connect a cable from the target board to the host computer or the network.
   a. Use a crossover cable if connecting the board to a computer.
   b. Use an Ethernet cable if connecting the board to a network.
   c. Make sure that the network card on the computer is set to auto-negotiation.

4. From the ISE project's Process for Source window, select **Configure Device (iMPACT) → Run**. Assign demo.mcs to the PROM or assign demo.rbt to the FPGA to program the board in Boundary-scan mode. The user must set Startup Clock (FPGA) in **Edit → Preferences → iMPACT Configuration Preferences** to Ignore Setting.

Initially, the LCD shows that the board is waiting for a connection. The board should then make a connection and display the connection speed on the LCD. **Figure 7, page 11** shows how a working board should look after a connection has been established.
5. Try pinging the ML403 board after connecting. In a Web browser, type the IP address of the ML403 board to see the sample web server page as shown in Figure 8.

**Note:** This demonstration was tested in Internet Explorer v6.0 and Firefox v1.0.1.
(Optional) Exporting from EDK to ISE

To change uc2.mhs and convert it to uc2.v, in XPS click **Tools → Generate Netlist**. A new uc2.v is generated in the **hdl** folder.

TEMAC Configuration

The Ethernet wrapper is generated from the CORE Generator™ tool, with the settings shown in **Figure 9** and **Figure 10**. See **UG074** for more information on the embedded tri-mode Ethernet MAC.

**Figure 9:** Embedded Tri-Mode Ethernet MAC Wrapper (Page 1)

**Figure 10:** Embedded Tri-Mode Ethernet MAC Wrapper (Page 2)
The performance test was done with a SmartBits 600 (SMB-600) network performance analysis system. The network speed was measured by sending a ping request (60 bytes) to the ML403 board with the software uIP loaded.

The display indicates % Utilization, which shows the percentage of the bandwidth that is being used. For an example, 100% utilization means sending frames back to back; 50% utilization means sending a frame and waiting for a period of time equivalent to the time it took to send the frame.

Table 5 summarizes the network bandwidth utilization at speeds of 1000, 100, and 10 Mb/s.

<table>
<thead>
<tr>
<th>Resource</th>
<th>Utilization before the RX FIFO resets</th>
<th>1000 Mb/s</th>
<th>100 Mb/s</th>
<th>10 Mb/s</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of frames that can be handled in 100% utilization</td>
<td>36</td>
<td>310</td>
<td>Infinite</td>
<td></td>
</tr>
<tr>
<td>Max percent utilization without causing the RX FIFO to reset</td>
<td>9%</td>
<td>89%</td>
<td>100%</td>
<td></td>
</tr>
<tr>
<td>Percent of frames lost at 5% utilization</td>
<td>0%</td>
<td>0%</td>
<td>0%</td>
<td></td>
</tr>
<tr>
<td>Percent of frames lost at 10% utilization</td>
<td>30%</td>
<td>0%</td>
<td>0%</td>
<td></td>
</tr>
<tr>
<td>Percent of frames lost at 25% utilization</td>
<td>68%</td>
<td>0%</td>
<td>0%</td>
<td></td>
</tr>
<tr>
<td>Percent of frames lost at 50% utilization</td>
<td>84%</td>
<td>0%</td>
<td>0%</td>
<td></td>
</tr>
<tr>
<td>Percent of frames lost at 75% utilization</td>
<td>89%</td>
<td>0%</td>
<td>0%</td>
<td></td>
</tr>
<tr>
<td>Percent of frames lost at 100% utilization</td>
<td>92%</td>
<td>10%</td>
<td>0%</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Utilization numbers based on settings of proc_clk running at 350 MHz and sys_clk running at 175 MHz.

Table 6 shows the resource utilization of the TEMAC UltraController-II module implemented in an XC4VFX12 device.

<table>
<thead>
<tr>
<th>Resource</th>
<th>Used</th>
<th>Available</th>
<th>% Utilization</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slice Flip-Flops</td>
<td>20</td>
<td>10,944</td>
<td>&lt;1%</td>
</tr>
<tr>
<td>LUTs (4-input)</td>
<td>18</td>
<td>10,944</td>
<td>&lt;1%</td>
</tr>
</tbody>
</table>

Logic Distribution

<table>
<thead>
<tr>
<th>Resource</th>
<th>Used</th>
<th>Available</th>
<th>% Utilization</th>
</tr>
</thead>
<tbody>
<tr>
<td>Occupied Slices</td>
<td>49</td>
<td>5,472</td>
<td>&lt;1%</td>
</tr>
<tr>
<td>Total LUTs (4-input)</td>
<td>40</td>
<td>10,944</td>
<td>&lt;1%</td>
</tr>
<tr>
<td>Bonded IOBs</td>
<td>41</td>
<td>320</td>
<td>12%</td>
</tr>
<tr>
<td>BUFG/BUFGCTRLs</td>
<td>8</td>
<td>32</td>
<td>25%</td>
</tr>
<tr>
<td>FIFO16/RAMB16s</td>
<td>2</td>
<td>36</td>
<td>5%</td>
</tr>
<tr>
<td>DCM ADVs</td>
<td>3</td>
<td>4</td>
<td>75%</td>
</tr>
<tr>
<td>PPC405 ADVs</td>
<td>1</td>
<td>1</td>
<td>100%</td>
</tr>
<tr>
<td>EMACs</td>
<td>1</td>
<td>1</td>
<td>100%</td>
</tr>
</tbody>
</table>

Notes:
1. The table does not include utilization numbers for cache loading through the USR_ACCESS_VIRTEX4 register.
Reference Design

Figure 11 lists some of the reference design files contained in the zip file located at http://www.xilinx.com/bvdocs/appnotes/xapp807.zip. Figure 11 shows the Verilog structure only, although the VHDL structure is nearly identical.

```
xapp807/
  -- temac_ultracontroller_module.xmp (XPS project file)
  -- generate_rbt_mcs/
      | -- genmcs (perl script used to generate .rbt and .mcs files from .mcd and .elf files)
  -- hd1/
      | --uc2.v (Verilog file with UltraController-II module, instantiating PPC405 block)
  -- implementation/ (black boxes for hardware modules)
  -- pcores/ (pcores used for the design)
  -- ppc405_0/
      | -- code/ (pre-generated software executable for uIP)
  -- projnav/
      | -- top_temac_example.v (Top demo module for TEMAC UltraController-II Module)
      | -- top_temac_example_ML403.ucf (Constraints File)
      -- temac.v (module containing TEMAC instantiation)
      -- top_temac_example.ise (Project Navigator project file)
      -- temac_controller.v (verilog file with temac_controller module, instantiating TEMAC and its supporting logic)
      --uar_load.v (verilog file with uar_load module used for configuring the cache through the USR_ACCESS_VIRTEX4)
  -- sw/
      | -- standalone/
      |     | -- linker_scripts/ (linker script files)
      |     | -- src/
      |     |     | -- common/
      |     |     |     | -- crt0.S
      |     |     |     | -- gpio.c (gpio driver)
      |     |     |     | -- lcs_ml403.c (LCD driver)
      |     |     |     | -- sim_sleep.c (timer)
      |     |     |     | -- xexception_L.c (interrupt handlers)
      |     |     | -- xvectors.S
      |     | -- ethernet/ (low-level drivers)
      |     |     | -- emac.c (software handler for uIP)
      |     |     | -- emac_original.c (software handler for other applications)
      |     |     | -- xgpemac_l (low-level driver for accessing EMAC registers)
      |     | -- uip-0.9/ (source codes from uIP software)
      |     |     | -- apps/
      |     |     |     | -- httpd/
      |     |     |     |     | -- cgi.c
      |     |     |     |     | -- cgi.h
      |     |     |     |     | -- fs.c
      |     |     |     |     | -- fs.h
      |     |     |     |     | -- fsdata.c
      |     |     |     |     | -- fsdata.h
      |     |     |     |     | -- httpd.c
      |     |     |     |     | -- httpd.h
      |     |     |     | -- makefsdata (perl file that generates fsdata.c from html files in fs folder)
      |     |     |     | -- fs/ (folder containing html templates for the web server)
      |     |     |     |     | -- unix/
      |     |     |     |     |     | -- main.c
      |     |     |     |     |     | -- uip_arch.c
      |     |     |     |     |     | -- uipopt.h
      |     |     |     |     | -- uip/
      |     |     |     |     |     | -- uip.h
      |     |     |     |     |     | -- uip.c
      |     |     |     |     |     | -- uip_arch.h
      |     |     |     |     |     | -- uip ARP.c
      |     |     |     |     |     | -- uip ARP.h
      |     | -- demos/
      |     |     | -- executable.elf (pregenerated software ELF file)
      |     |     | -- executable.bin (pregenerated software BIN file)
      |     |     | -- top_temac_example.ncd (pregenerated hardware NCD file)
      |     |     | -- demo.rbt (pregenerated RBT file for programming FPGA through JTAG)
      |     |     | -- demo.mcs (pregenerated MCS file for programming PROM)
```

Figure 11: Reference Design Directory and Files
Conclusion

The TEMAC UltraController-II module provides a convenient and inexpensive way of adding Ethernet functionality to a design. It uses very few FPGA resources, and the software can be run from the embedded PPC405 caches. Simple interfaces allow a shorter user development time. The web server application is used to demonstrate the design, but other solutions can be derived from these techniques.

References

1. Virtex-4 ML403 embedded development platform website
   http://www.xilinx.com/ml403
2. UG074, Virtex-4 Embedded Tri-Mode Ethernet MAC User Guide
3. For information about the uIP web server software used in this application note, see
   http://www.sics.se/~adam/uip/
4. UG018, PowerPC™ 405 Processor Block Reference Guide
5. UG071, Virtex-4 Configuration Guide
6. UG082, ML40x Reference Design User Guide
7. XAPP571, DEBUGHALT Controller for PowerPC Boot and Reset Operations
8. XAPP575, UltraController-II: Minimal Footprint Embedded Processing Engine
9. XAPP719, PowerPC Cache Configuration Using the USR_ACCESS_VIRTEX4 Register
10. For tutorials covering software ELF generation, see
    http://www.xilinx.com/ultracontroller
11. For information on the SmartBits 600 chassis, see

Revision History

The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>08/15/05</td>
<td>1.0</td>
<td>Initial Xilinx release.</td>
</tr>
<tr>
<td>10/04/05</td>
<td>1.0.1</td>
<td>Minor correction to step 1 of “Generating a Software ELF in Xilinx Platform Studio,” page 9. Added reference to XAPP719.</td>
</tr>
<tr>
<td>01/17/06</td>
<td>1.1</td>
<td>Updated to ISE 7.1i Service Pack 4.</td>
</tr>
<tr>
<td>03/02/06</td>
<td>1.2</td>
<td>• Updated to ISE 8.1.02i and EDK 8.1.01i.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added clock feedbacks on DCM1 and DCM2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Removed sys_rst_out signal from top-level port list in top_temac_example.vhd.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added script to convert ELF files to binary files on all platforms.</td>
</tr>
</tbody>
</table>